A population coding hardware architecture for spiking neural networks applications - Inria - Institut national de recherche en sciences et technologies du numérique Access content directly
Conference Papers Year : 2009

A population coding hardware architecture for spiking neural networks applications

Abstract

Recently, Spiking Neural Networks (SNNs) have obtained the interest of Machine Learning researchers due to the rich dynamics shown by these information processing models. One of the most important problems that must be addressed for implementing efficient SNNs is the information encoding. In this paper, an implementation of a high-performance hardware architecture for population information coding based on Gaussian Receptive Fields (GRFs) is proposed. This architecture can be useful for data classifying and clustering applications, because this coding scheme has been used in the past, and an efficient mapping of this technique in hardware can improve the actual performance of these applications. The GRFs information coding can be efficiently implemented on FPGA technology, because it contains several operations that can be computed in parallel like the exponential function. The proposed hardware architecture was implemented, tested and validated with several random datasets. The proposed hardware core is the first step for implementing successfully classifiers like SpikeProp algorithm. Synthesis and timing results for the proposed hardware architecture are presented.
No file

Dates and versions

inria-00434447 , version 1 (23-11-2009)

Identifiers

  • HAL Id : inria-00434447 , version 1

Cite

Marco Nuno-Maganda, Miguel Arias-Estrada, César Torres-Huitzil, Bernard Girau. A population coding hardware architecture for spiking neural networks applications. IEEE Southern Conference on Programmable Logic - SPL 2009, Apr 2009, Sao Paulo, Brazil. ⟨inria-00434447⟩
84 View
0 Download

Share

Gmail Facebook X LinkedIn More